

# Analysis of Correlation Power Analysis Attacks in Context to the Internet of Things

Andy Nguyen, Aaron Nguyen, Computer Engineering Program Adviser: Dr. Jaya Dofe



# Background

- Internet of Things (IoT) emerging technology paradigm of various types of machines and devices able to communicate with each other via the Internet
- IoT bring extraordinary possibilities for improvements in various domains like smart cities and grids, healthcare, wearable devices, robotic systems and many other numerous systems
- Challenge to balance IoT device design to be cost effective and secure
- Advancing technology requires IoT security to be more capable of addressing growing malicious attacks
- Widespread availability of IoT devices, make them vulnerable to especially physical attacks, also known as side channel attacks, aimed at reading physical implementations
- Advanced Encryption Standard (AES) is used in industry and military encryption for secure communication and is used in our research as a case study subject

# Advanced Encryption Standard

- AES is a symmetric block cipher that encrypt (encipher) and decrypt (decipher) information
- Although AES is a secure algorithm, the hardware implementation of AES can leak secret through the analysis of its **Jupyter and Vivado** hardware's physical properties called a side-channel attack.



# Scope of the Work

- Using side-channel technology, namely NewAE ChipWhisperer, simulation of a real-world situation to replicate an actual attack
- Analysis of AES baseline design against power analysis attack
- Investigation of a lightweight masking countermeasure to counteract the power-based side-channel analysis
- Such countermeasures are crucial for preventing harmful attacks in the advancing world we live in today

# **Experimental Setup**

### ☐ Capture Boards and Target Board

- Side-channel Attacks are performed using the CW1200 and the CWLITE capture boards
- Target simulation is performed using the CW305
- The CW305 can implement countermeasure defenses using hardware besides software by using an FPGA





Complete Experimental Setup

The boards are programmed using Jupyter and bitstreams are created using the Vivado platform



RTL Schematic of AES

### **□** Leakage Models

- There are several points in the AES operation where leaked data can be exploited
- Chipwhisperer provides 15 CPA leakage models which can be used to derive the secret key from AES implementations
- power traces from a standard hardware AES implementation are captured and then analyzed using the 15 leakage models

## Results

### **☐** Attack Information

- The time each leakage model took to analyze the 50k power traces and how many keys were retrieved were recorded
- Last\_state\_diff was the most effective leakage model for this hardware AES implementation, being the only one to derive the key in 50k power traces
- Last\_state\_diff attacks the hamming weight between round 9 and round 10 of the AES operations



| Model# <b></b> ▼ | Leakage Models                  | Keys Retreived 🔻 | Time Taken (sec) 🔻 |
|------------------|---------------------------------|------------------|--------------------|
| 1                | after_key_mix                   | 0                | 1725.566           |
| 2                | inverse_sbox_output             | 0                | 1756.588           |
| 3                | last_round_state                | 2                | 1777.565           |
| 4                | last_round_state_diff           | 16               | 2217.719           |
| 5                | last_round_state_diff_alternate | 4                | 2235.516           |
| 6                | mix_columns_output              | 0                | 3916.158           |
| 7                | plaintext_key_xor               | 0                | 1746.129           |
| 8                | round_1_2_state_diff_key_mix    | 4                | 14130.898          |
| 9                | round_1_2_state_diff_sbox       | 1                | 14614.175          |
| 10               | round_1_2_state_diff_text       | 3                | 4526.853           |
| 11               | sbox_in_out_diff                | 0                | 1873.616           |
| 12               | sbox_input_successive           | 0                | 1839.024           |
| 13               | sbox_output                     | 1                | 1814.954           |
| 14               | sbox_output_successive          | 0                | 1891.839           |
| 15               | shift_rows_output               | 0                | 3070.302           |

Power vs Time of 50k Traces

Analysis of 15 Leakage Models for 50k Traces

|      | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    | 15         |
|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------------|
| PGE= | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0          |
| 0    | D0    | 14    | F9    | A8    | C9    | EE    | 25    | 89    | E1    | 3F    | 0C    | C8    | B6    | 63    | 0C    | A6         |
|      | 0.174 | 0.217 | 0.215 | 0.185 | 0.190 | 0.204 | 0.204 | 0.186 | 0.150 | 0.207 | 0.216 | 0.187 | 0.193 | 0.192 | 0.186 | 0.198      |
| 1    | 7C    | B5    | D1    | 34    | B6    | 40    | 18    | 00    | FA    | CC    | 31    | F5    | C9    | CD    | B4    | 85         |
|      | 0.042 | 0.020 | 0.020 | 0.020 | 0.047 | 0.021 | 0.020 | 0.019 | 0.036 | 0.020 | 0.019 | 0.019 | 0.050 | 0.019 | 0.021 | 0.019      |
| 2    | 17    | 29    | 40    | 64    | 22    | 35    | 86    | D2    | A1    | 80    | 6C    | 1C    | 8E    | FF    | 90    | A3         |
|      | 0.037 | 0.019 | 0.020 | 0.018 | 0.037 | 0.018 | 0.018 | 0.017 | 0.032 | 0.020 | 0.019 | 0.018 | 0.039 | 0.018 | 0.018 | 0.019      |
| 3    | AE    | F0    | 4F    | 8F    | F4    | 4E    | 0A    | 1E    | 33    | 55    | 1E    | D3    | DC    | 15    | 08    | 8E         |
|      | 0.033 | 0.018 | 0.018 | 0.017 | 0.036 | 0.018 | 0.017 | 0.017 | 0.029 | 0.018 | 0.017 | 0.017 | 0.037 | 0.018 | 0.017 | 0.017      |
| 4    | 8D    | 95    | EA    | 26    | 4C    | D3    | 94    | 9D    | 2A    | 4D    | 83    | CE    | 33    | 70    | 02    | 5 <i>A</i> |
|      | 0.031 | 0.018 | 0.018 | 0.017 | 0.035 | 0.017 | 0.016 | 0.017 | 0.027 | 0.017 | 0.017 | 0.017 | 0.037 | 0.018 | 0.017 | 0.017      |

Last\_state\_diff Leakage Model

### ☐ Partial Guessing Entropy Comparison

- In PGE vs Traces graph, PGE of o indicates the key is correctly retrieved
- A comparison is shown between unsuccessful key retrieval and a successful key retrieval





PGE vs Traces Graph (Key Not Found)

PGE vs Traces Graph (Key Found)

### **☐** Summary

- Last\_state\_diff leakage model retrieving the secret key successfully for the given hardware implementation does not mean it will be successful for other hardware implementations.
- Same with the other leakage models, some that were not successful in retrieving the secret key may find success in retrieving the key from other hardware implementations
- Further testing will be done on other hardware AES implementations once we fully port to the Chipwhisperer environment